Brite Semiconductor Now Provides a Total Solution of xSPI Controller and PHY for the Advanced Memory and SPI Device
Shanghai, China—Aug.5, 2022—Brite Semiconductor (“Brite”), a leading custom ASIC & IP provider, today announced providing xSPI/HyperbusTM/XcellaTM memory (Flash, PSRAM, MRAM…) controller and PHY solution for custom SoC. This solution is verified using memories from memory manufacturers such as GigaDevice, APMemory, Cypress (Infineon), Micron, Macronix, etc., which can support customers to develop better products faster in different fields.
The expanded Serial Peripheral Interface (xSPI) JESD251 standard, ratified by JEDEC in July 2018, defines a high-data throughput, serial interface for memory. It provides high data throughput, and low pin count and is primarily for use in computing, automotive, Internet of Things (IoT), embedded systems, and mobile systems, between host processing and peripheral devices. The xSPI electrical interface can deliver up to 400MT/s raw data throughput. It is mainly for nonvolatile memory devices for example NOR flashes and NAND flash, and a large number of memory vendors adopt it for PSRAM (Pseudo SRAM) or MRAM (Magnetic RAM). It is extensible for a higher data rate based on either a high data rate per bit or a wider data path, achieving 800MT/s.
Brite Semiconductor now can provide a total solution of xSPI controller and PHY for the advanced memory and also legacy Octal SPI device, QSPI device, and SPI device. Brite Semiconductor adopts auto-flow-control technology to minimize the FIFO/SRAM utilization. Also, another innovative feedback-sampling technology is used to increase the data rate which doesn’t have a DS, achieving a maximum of 400MT/s in 8D mode without DS. The solution has the following features:
Support Flash, PSRAM, and MRAM using SPI protocol
Support Single/Dual/Quad/Octal SDR/DTR(DDR) SPI
Support xSPI/HyperbusTM/XcellaTM specification
Support xSPI profile1 and profile2 (HyperbusTM)
Support XIP (eXecute-In-Place) for fast boot
Support AXI burst type INCR/WRAP and Fixed (single beat)
Support AXI data width 32/64/128… bit
Support AXI strobe width 4/8/16... bit
Support AXI maximum burst length of 256
Support AXI outstanding command, configurable outstanding capability
Support maximum 4 CSn
Support 3 Bytes or 4 Bytes address
Support single-ended or differential clock
Support with/without DS, no performance degradation without DS
Three clock domains: APB, AXI, xSPI clock
xSPI clock maximum frequency 200Mhz
Full digital PHY, 1x clock, small area, over-sampling is unnecessary
Maximum data rate 400MT/s (DDR, DTR) or 200MT/s (SDR)
Support arbitrary commands through the APB register interface (READ SFDP, ERASE, etc.)
Programmable READ/WRITE command code
Support 2x dummy cycles (extensible dummy cycles)
Note: HyperbusTM is a trademark of Cypress(Infineon), and XcellaTM is a trademark of Micron.
"There is a greater demand for high throughput and low pin count for Industrial IoT, Automotive, and Edge AI applications, the emergence of xSPI memory can meet such requirement,” said Yadong Liu, VP of Engineering at Brite Semiconductor. “In addition, Brite Semiconductor expands the DDR technologies to xSPI, adopting auto-flow-control and feedback-sampling technologies to achieve low area and high data rate, then provides the total solution of xSPI memory controller for the custom SoC."
- |
- +1 赞 0
- 收藏
- 评论 0
本文由一二没有三转载自Brite Semiconductor News,原文标题为:Brite Semiconductor provides xSPI/Hyperbus™/Xcella™ controller and PHY total solution,本站所有转载文章系出于传递更多信息之目的,且明确注明来源,不希望被转载的媒体或个人可与我们联系,我们将立即进行删除处理。
相关推荐
The Only Company in China Included in the IBEE ESD Report! 3PEAK‘s Complete Series of Automotive CAN Transceivers in Mass Production
3PEAK has unveiled a complete series of automotive CAN transceivers. The products, including TPT1051Q, TPT1042Q, TPT1043Q, and TPT1145Q, have been mass-produced and shipped. C&S Conformance & Interoperability Reports and IBEE EMC and ESD Reports are available for 3PEAK‘s automotive CAN products.
灿芯半导体运用Cadence®数字设计实现和Signoff工具,提升了4个SoC设计项目的质量并缩短了上市时间
灿芯半导体(Brite Semiconductor Corporation)运用Cadence® 数字设计实现和signoff工具,完成了4个28nm系统级芯片(SoC)的设计,相比于先前的设计工具,使其产品上市时间缩短了3周。通过使用Cadence设计工具,灿芯半导体的设计项目实现了提升20%的性能和节省10%的功耗。
灿芯半导体推出由USB控制器和PHY构成的USB IP完整解决方案,助力系统制造商设计高质量的ASIC/SoC产品
2022年9月9日,一站式定制芯片及IP供应商——灿芯半导体日前宣布推出可用于ASIC/SoC的USB IP完整解决方案。该解决方案由一系列USB控制器和PHY构成,可以助力系统制造商、个人电脑原始设备制造商和IC公司等设计高质量的ASIC/SoC产品。
灿芯半导体上线芯片设计/流片/封装服务
灿芯半导体的芯片设计、流片、封装服务已于8月上线平台,并支持IP采购和定制化服务。用户可以在平台定制14nm先进工艺的芯片、提交流片生产与对应的封测服务需求、采购灿芯自主开发的IP,包含YouPHY/YouRF/YouSiP/YouAnalog/YouIO/YouSecure/YouCrypto等七大系列,及其第三方合作伙伴的IP,有特殊需求的IP也可以进行定制。
面向低功耗智能互联设备,灿芯半导体推出音频/语音DSP参考设计平台
该音频/语音DSP参考设计平台基于CEVA-TeakLite-4 DSP核开发,融合了多种传感器技术、信号处理技术和无线互联技术,旨在为手持移动设备、可穿戴设备和智能家居单芯片(SoC)设计提供原型参考,降低设计风险,加快上市时间。
【产品】灿芯半导体新推出xSPI/Hyperbus™/Xcella™控制器和PHY整体解决方案
日前,灿芯半导体日前宣布推出xSPI/Hyperbus™/Xcella™存储器(闪存、PSRAM、MRAM 等)的控制器和PHY解决方案,适用于客制化SoC;采用自动流量控制和反馈采样技术等创新技术来达到小面积和高速率。
Selection Guide for Automotive Relays
When selecting automotive relays, analysis and research can be carried out item by item according to the following points: shape and installation method, input parameters, output parameters, environmental conditions, electromagnetic compatibility, installation and use requirements.
灿芯半导体ONFI 4.2 IO及物理层IP采用全数字设计,并通过流片验证测试
定制芯片设计、生产及IP授权的高新技术企业——灿芯半导体ONFI 4.2 IO及物理层IP,该IO支持SDR/NV-DDR/NV-DDR2 1.8V, NV-DDR3 1.2V, 该物理层IP采用全数字设计,具有低功耗、面积小等特点。ONFI IP已通过流片验证,将助力客户快速实现量产。
灿芯半导体发布通用高性能小数分频锁相环IP及相关解决方案,支持24bits高精度小数分频
灿芯半导体(上海)股份有限公司宣布成功研发出一款通用高性能小数分频锁相环(fractional-N PLL)IP,支持24bits高精度小数分频,最高输出频率4.5Ghz,另外还支持扩频时钟(SSC)功能,可以为客户提供多功能的小数分频 PLL解决方案。
灿芯半导体多速率Serdes IP方案,具有优异性能、面积和功耗
灿芯半导体为客户提供1.25-12.5Gbps多速率SERDES IP方案。该方案平滑地集成了多SERDES通路,具有同级产品中最优的性能、面积和功耗。可编译的PHY可以支持众多主流接口。
灿芯半导体与成都纳能、芯启源合作推出完整的USB 3.0 IP解决方案
一站式定制芯片及IP供应商灿芯半导体(上海)有限公司(以下简称“灿芯半导体”)与成都纳能、芯启源电子科技有限公司(以下简称“芯启源”)共同合作,集成USB3.0物理层设计(PHY)与控制器 (Controller)并应用于40nm和55nm的工艺技术,推出完整的USB 3.0 IP解决方案。
Sierra Wireless Announces AirLink® RX55 Cellular Router Optimized for the Rapidly Expanding Industrial IoT
A new ultra-low-powered cellular router solution powered by AirLink OS enables next-generation networking capabilities for industry 4.0 applications. Sierra Wireless’ AirLink® RX55 LTE cellular router solution is expected to be available commercially in Q4 of 2022.
灿芯半导体一站式定制芯片解决方案,快速满足客户的差异化需求
灿芯半导体(灿芯股份,688691)作为领先的一站式定制芯片及IP供应商应邀参展,现场展示了公司ASIC定制芯片解决方案及其成功案例。利用自身丰富的定制芯片设计经验与现有系统级芯片设计平台方案相结合的优势,针对客户产品具体应用需求,进行IP及系统方案定制,可快速满足客户的需求。
灿芯半导体第二代DDR低功耗物理层IP基于40LL工艺,提高DDR速度
一站式定制芯片及IP供应商灿芯半导体(上海)有限公司(以下简称“灿芯半导体”)基于40LL工艺的第二代DDR低功耗物理层IP,该IP与第一代的低功耗DDR PHY相比面积减少20%, 功耗减少37%,物理实现时间减少50%。
登录 | 立即注册
提交评论