C-V Curve Matters for Quiet Power Electronics
Key Takeaways:
·Abrupt change of Cgd causes uncontrolled high dV/dt during switching transients results in oscillations and generates EMI.
·Abrupt change of Cgd with Vds has an adverse effect on EMI/EMC. Device with a smoother C-V curve performs better.
·Abrupt change of capacitive ratio Cgd/Cgs with Vds also adversely impacts EMI/EMC, smoother is better.
A paper published by ST Microelectronics at PCIM Europe 2014 discussed how the intrinsic capacitances of power MOSFETs may affect the electromagnetic interferences (EMI) and electromagnetic compatibility (EMC) of power electronics. In addition to the factors usually mentioned such as "component's placing on printed circuit boards" or "parasitic tanks created by traces and dielectric insulation", the parasitic parameters of power MOSFETs, particularly how the capacitances change with drain-to-source voltage Vds, could also affect the performance of EMI/EMC.
The authors compared two devices with similar parameters except for the characteristics of capacitance versus voltage (C-V) curves. One of the devices has a more linear, gradual change of capacitance with Vds, the other one has a highly non-linear, abrupt change of capacitance with Vds. And they found that the device with an abrupt drop of capacitance resulted in a high-frequency oscillation of Vds and Vgs, and generated significantly higher EMI exceeding the regulation required maximum value. This is because during the charging and discharging of MOSFET reverse transfer capacitance (Crss, or Miller capacitance, Cgd), a sudden change of capacitance would result in very high dV/dt, which coupling with other parasitics, would then cause oscillations.
Besides the shape of CV curves, the authors also found that the shape of capacitive ratio (R) between Cgd and Cgs (R=Cgd/Cgs or Crss/Ciss) with Vds also has an impact on the performance of EMI/EMC. Similar to C-V curves, a smoother R-V curve performs better on EMI/EMC.
Similar observations were also found in another paper published at IEEE ICSICT 2016 by authors from Peking University, Fudan University, and Suzhou Oriental Semiconductor. The abrupt change Cgd in silicon super-junction MOSFET (Si SJ MOSFET) is originated from the merged depletion layers from adjacent p-type pillars which suddenly reduce the capacitance to a very low value. This abrupt change of Cgd would result in an abrupt change of voltage drop on the series gate resistor during the charging and discharging of Miller capacitance, cause oscillations of gate voltage and drain voltage, and generate EMI. With all other factors kept the same, devices with smoother C-V curve could provide more EMI margin compared to devices with abrupt Cgd change and thus enable higher switching frequency. Newer generations of Si SJ MOSFETs usually exhibit a more abrupt change in Cgd because of reduced cell pitch, this may be one of the reasons why it often requires more efforts to deal with the EMI/EMC issues when using newer generations of Si SJ MOSFETs.
- |
- +1 赞 0
- 收藏
- 评论 0
本文由热心市民小陈转载自fastSiC,原文标题为:C-V curve matters for quiet power electronics,本站所有转载文章系出于传递更多信息之目的,且明确注明来源,不希望被转载的媒体或个人可与我们联系,我们将立即进行删除处理。
相关推荐
Why Using Newer Si SJ MOSFETs May Not Be a Good Idea for High Frequency Switching
Resonant switching techniques are used to reduce the switching loss and increase the power density. Output capacitance (Coss) related loss is the major switching loss in resonant soft switching. However, under the similar on-resistance, new generations of silicon super junction MOSFET are actually dissipating more energy, and Ediss of silicon super junction MOSFET tends to increase with increasing frequency. Silicon super junction MOSFETs are less suitable to be used in resonant topologies targeting high frequency operations.
【经验】解析C-V曲线对功率MOSFET EMI能力的影响
本文即思创意介绍C-V曲线对功率MOSFET EMI能力的影响。在开关瞬变期间,Cgd的突然变化会导致不受控制的高dV/dt,从而导致振荡并产生EMI;Cgd与Vds的突然变化对电磁干扰/电磁兼容有不利影响。
【经验】器件承受电流和热量的极限不是来自封装
表面贴装器件可以承受的电流和热量其实更多的是取决于是否有散热槽、铜焊盘大小等因素,而非封装本身的大小。针对散热问题,设计师们在设计功率MOSFET电路时应该更加关注器件的开关损耗和传导损耗等参数。
650V Enhancement-mode SiC MOSFET Provides Qoss Almost 1/10 of Advanced Silicon Super-junction MOSFET
Our enhancement-mode SiC MOSFET provides Qoss almost 1/10 of advanced silicon super-junction MOSFET and close to GaN FET. The Rdson@100C is only 10% higher than Rdson@25C, enables better Rdson@100C*Qoss figure-of-merit (FOM) better than GaN. The driving method of our SiC MOSFET is similar to that of silicon power MOSFET and the dV/dt is easily and fully controllable by adjusting external gate resistance (Rg,ext). The much higher avalanche energy (EAS) density (close to 20J/cm2) enables the EAS rating similar to advanced silicon super-junction MOSFET despite with a much smaller chip size.
即思创意(fastSiC)碳化硅MOSFET和肖特基二极管选型指南
目录- SiC Schottky Diode&SiC MOSFET
型号- FL12190A,FF06100G,FC06008D,FF06100F,FC06006A,FC06008C,FC06008B,FF06100D,FC06008A,FF06320B,FF06320A,FF06030Q,FF17900E,FH06010C,FH06020E-3,FL06320B,FH06020E-2,FL06320A,FC06006D,FC06016C,FC06006C,FF17900Q,FC06010C,FH06004C,FH06006C,FC06002X,FL06150A,FL06320G,FF061K4A,FF12040Q
【产品】雪崩耐受性强的碳化硅MOSFET FF06030系列,具有更高的系统效率,允许使用高温应用
即思创意推出的碳化硅MOSFET–Falcon Series FF06030具有快速切换行为的优化RDS(on),能够与标准栅极驱动器兼容,雪崩耐受性强。其具有更高的系统效率,允许使用高温应用并进行高频操作,可靠性高,符合RoHS标准且无卤素。
即思创意碳化硅肖特基二极管及MOSFET选型表
即思创意提供以下参数的技术选型,DC Blocking Voltage(V):650,Total Capacitive Charge(nC):10~45,Capacitance Stored Energy(μJ):1.6~6.5,Continuous Drain Current(A):2.5~60
产品型号
|
品类
|
Power Dissipation(W)
|
Continuous Drain Current(A)
|
Gate Charge(nC)
|
Output Capacitive Charge(nC)
|
Avalanche Energy(mJ)
|
FL12190A
|
碳化硅肖特基二极管
|
88
|
10
|
30
|
41
|
200
|
选型表 - 即思创意 立即选型
【产品】即思创意650V/2~10A的SiC MPS/JBS肖特基整流器,具备超低的QC特性
即思创意(FSS)推出的最大反向电压为650V的SiC MPS/JBS肖特基整流器,具备超低的QC特性,与主要竞品相比,在传导损耗特性相当的情况下降低了开关损耗(特指二极管结电容充/放电时),这一点特别有助于提升产品的轻载、高频运行效率。
【产品】肖特基大功率整流二极管FH06010,具有高浪涌电流能力,反向直流电压650V
即思创意推出的碳化硅合并PN-肖特基大功率整流二极管FH06010,具有效率高,方便增加并联,高频高温使用和高可靠性等特点。超低正向电压,650V的反向直流电压和20A的额定正向电流在大功率应用方案中选型优势明显。
【产品】FL06100系列650V/100mΩ碳化硅MOSFET,可兼容标准栅极驱动器,具有高雪崩耐受能力
即思创意推出FL06100系列碳化硅MOSFET(650V,100mΩ),可兼容标准栅极驱动器,具有高雪崩耐受能力及高可靠性,大大提高系统效率,采用薄型低寄生电感封装,结温/储存温度为-55℃至175℃,应用前景广阔。
A Lower Forward Voltage Drop Does Not Always Bring Benefits
The forward voltage(VF) is an important parameter to Schottky barrier diode, however, junction capacitive charge matters for SBD as well. In some conditions, SBD with a higher VF and a lower Qc can outperform the diode with a lower VF but a higher Qc. That is to say VF*Qc is a better measure (figure-of-merit) should be used to evaluate the performance of SiC Schottky diode.
电子商城
服务
可根据用户的MOSFET管进行参数检测出具报告,静态参数最大电压:7500V、检测最大电流6000A;动态参数最大电压:3300V、检测最大电流:4500A。该测试标准满足GB、IEC及行业标准等,具备可靠性评估及老化实验能力。
实验室地址: 西安 提交需求>
登录 | 立即注册
提交评论